# **Computer Architecture**

# Pipeline Hazards

Dr. Mohammad Reza Selim

#### Lecture Outline

- ► Pipeline in ideal condition
- ► What is pipeline Hazard?
- Structural Hazards
- ▶ Data Hazards
- ► Control Hazards

### Pipelined RISC Datapath



### Instruction Execution Cycle

- Each instruction can take at most 5 clock cycles
- Instruction fetch cycle (IF)
- Instruction decode/register fetch cycle (ID)
- Execution/Effective address cycle (EX)
- Memory access cycle (MEM)
- Write-back cycle (WB)



### Visualizing the Pipeline



### Pipeline Hazards

- ❖ Hazards; circumstances that would cause incorrect execution if next instruction is fetched and executed
  - Structural hazards: Different instructions, at different stages, in the pipeline want to use the same hardware resource
  - ❖Data hazards: An instruction in the pipeline requires data to be computed by a previous instruction still in the pipeline
  - ❖Control hazards: Succeeding instruction, to put into pipeline, depends on the outcome of a previous branch instruction, already in pipeline

#### Structural Hazard



### Detecting and Resolving Structural Hazard

- Eliminate the use same hardware for two different things at the same time
- ❖ Solution 1: Wait
  - must detect the hazard
  - must have mechanism to stall
- Solution 2: Duplicate hardware
  - Multiple such units will help both instruction to progress

# Detecting and Resolving Structural Hazard



#### **Data Hazards**



## Three Types of Data Hazards (1)

Read After Write (RAW) Instr<sub>J</sub> tries to read operand before Instr<sub>I</sub> writes it

- Caused by a data dependence
- This hazard results from an actual need for communication.

### Three Types of Data Hazards (2)

Write After Read (WAR) Instr<sub>J</sub> writes operand before Instr<sub>I</sub> reads it

- ✓ I: sub r4,<u>r1</u>,r3
  - J: add r1,r2,r3
  - K: mul r6,r1,r7
- Called an anti-dependence by compiler writers.
- This results from reuse of the name r1
- Can't happen in MIPS 5 stage pipeline because:
  - All instructions take 5 stages, and
  - \* Reads are always in stage 2, and
  - Writes are always in stage 5

## Three Types of Data Hazards (3)

Write After Write (WAW) Instr, writes operand before Instr, writes it.

Called an output dependence

This also results from the reuse of name r1. \(\frac{\chi}{\chi\_0}\) \(\frac{\chi}{\chi\_0}\) \(\frac{\chi}{\chi\_0}\) \(\frac{\chi}{\chi\_0}\) \(\frac{\chi\_0}{\chi\_0}\) \(\f

Can't happen in MIPS 5 stage pipeline because:

All instructions take 5 stages, and

Writes are always in stage 5

WAR and WAW happens in out of order pipes

I: sub **r1**,r4,r3

J: add r1,r2,r3

#### How to Handle Data Hazards

Data hazard: instruction needs data from the result of a previous instruction still executing in pipeline



# Operand Forwarding to Avoid Data Hazards



# Hardware Change for Operand Forwarding



### Data Hazards even with Operand Forwarding



# Resoving the Load-ALU Hazard



### Software Scheduling for Load Hazards

